BODY HEIGHT | 0.030 INCHES MINIMUM AND 0.080 INCHES MAXIMUM |
BODY LENGTH | 0.265 INCHES MAXIMUM |
BODY WIDTH | 0.265 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | T0-86 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 4 GATE, NAND-NOR |
FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND POSITIVE OUTPUTS AND HIGH SPEED |
INCLOSURE CONFIGURATION | FLAT PACK |
INCLOSURE MATERIAL | CERAMIC AND GLASS |
INPUT CIRCUIT PATTERN | QUAD 2 INPUT |
OPERATING TEMP RANGE | +0.0 TO 75.0 CELSIUS |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
MAXIMUM POWER DISSIPATION RATING | 88.0 MILLIWATTS |
STORAGE TEMP RANGE | -65.0 TO 200.0 CELSIUS |
TERMINAL SURFACE TREATMENT | SOLDER |
TERMINAL TYPE AND QUANTITY | 14 FLAT LEADS |
TEST DATA DOCUMENT | 05869-717310-47 STANDARD (INCLUDES INDUSTRY OR ASSOCIATION STANDARDS, INDIVIDUAL MANUFACTUREER STANDARDS, ETC.). |
TIME RATING PER CHACTERISTIC | 10.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 10.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC | -1.5 VOLTS MINIMUM POWER SOURCE AND 5.5 VOLTS MAXIMUM POWER SOURCE |